Get Free Shipping on orders over $0
Software Synthesis from Dataflow Graphs : The Springer International Series in Engineering and Computer Science - Shuvra S. Bhattacharyya

Software Synthesis from Dataflow Graphs

By: Shuvra S. Bhattacharyya, Praveen K. Murthy, Edward A. Lee

Paperback | 5 October 2011

At a Glance

Paperback


$169.00

or 4 interest-free payments of $42.25 with

 or 

Ships in 5 to 7 business days

Software Synthesis from Dataflow Graphs addresses the problem of generating efficient software implementations from applications specified as synchronous dataflow graphs for programmable digital signal processors (DSPs) used in embedded real- time systems. The advent of high-speed graphics workstations has made feasible the use of graphical block diagram programming environments by designers of signal processing systems. A particular subset of dataflow, called Synchronous Dataflow (SDF), has proven efficient for representing a wide class of unirate and multirate signal processing algorithms, and has been used as the basis for numerous DSP block diagram-based programming environments such as the Signal Processing Workstation from Cadence Design Systems, Inc., COSSAP from Synopsys® (both commercial tools), and the Ptolemy environment from the University of California at Berkeley.
A key property of the SDF model is that static schedules can be determined at compile time. This removes the overhead of dynamic scheduling and is thus useful for real-time DSP programs where throughput requirements are often severe. Another constraint that programmable DSPs for embedded systems have is the limited amount of on-chip memory. Off-chip memory is not only expensive but is also slower and increases the power consumption of the system; hence, it is imperative that programs fit in the on-chip memory whenever possible.
Software Synthesis from Dataflow Graphs reviews the state-of-the-art in constructing static, memory-optimal schedules for programs expressed as SDF graphs. Code size reduction is obtained by the careful organization of loops in the target code. Data buffering is optimized by constructing the loop hierarchy in provably optimal ways for many classes of SDF graphs. The central result is a uniprocessor scheduling framework that provably synthesizes the most compact looping structures, called single appearance schedules, for a certain class of SDF graphs. In addition, algorithms and heuristics are presented that generate single appearance schedules optimized for data buffering usage. Numerous practical examples and extensive experimental data are provided to illustrate the efficacy of these techniques.

More in Electronics Engineering

LEGO : Gadgets (Klutz) - Editors of Klutz

RRP $34.99

$25.75

26%
OFF
The Art of Electronics : 3rd edition improved - Paul Horowitz

RRP $171.95

$125.75

27%
OFF
Agentic AI For Dummies : For Dummies (Computer/Tech) - Pam Baker
Metal oxide-based thermoelectric materials : Metal Oxides - Jai Singh
Book of Making 2026 : Projects for Makers and Hackers - The Makers of Raspberry Pi Official magazine
Elements of Power Electronics - Giani Smith
Recent Developments in Mechatronics - Noel Cole
Fundamentals of Robotics - Julian Evans

$440.75

Advances in Sliding Mode Control - Jim Evans
Handbook of Semiconductor Technology - Bill Fraley