Get Free Shipping on orders over $79
Design of Cost-Efficient Interconnect Processing Units : Spidergon STNoC - Giuseppe  Maruccia

Design of Cost-Efficient Interconnect Processing Units

Spidergon STNoC

By: Giuseppe Maruccia, Riccardo Locatelli, Miltos D. Grammatikakis, Marcello Coppola, Lorenzo Pieralisi

Hardcover | 17 September 2008 | Edition Number 1

At a Glance

Hardcover


RRP $252.00

$219.75

13%OFF

or 4 interest-free payments of $54.94 with

 or 

Available for Backorder. We will order this from our supplier however there isn't a current ETA.

Streamlined Design Solutions Specifically for NoC
To solve critical network-on-chip (NoC) architecture and design problems related to structure, performance and modularity, engineers generally rely on guidance from the abundance of literature about better-understood system-level interconnection networks. However, on-chip networks present several distinct challenges that require novel and specialized solutions not found in the tried-and-true system-level techniques.

A Balanced Analysis of NoC Architecture
As the first detailed description of the commercial Spidergon STNoC architecture, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC examines the highly regarded, cost-cutting technology that is set to replace well-known shared bus architectures, such as STBus, for demanding multiprocessor system-on-chip (SoC) applications. Employing a balanced, well-organized structure, simple teaching methods, numerous illustrations, and easy-to-understand examples, the authors explain:

  • how the SoC and NoC technology works
  • why developers designed it the way they did
  • the system-level design methodology and tools used to configure the Spidergon STNoC architecture
  • differences in cost structure between NoCs and system-level networks

From professionals in computer sciences, electrical engineering, and other related fields, to semiconductor vendors and investors - all readers will appreciate the encyclopedic treatment of background NoC information ranging from CMPs to the basics of interconnection networks. The text introduces innovative system-level design methodology and tools for efficient design space exploration and topology selection. It also provides a wealth of key theoretical and practical MPSoC and NoC topics, such as technological deep sub-micron effects, homogeneous and heterogeneous processor architectures, multicore SoC, interconnect processing units, generic NoC components, and embeddings of common communication patterns.

More in Circuits & Components

Circuits and Systems : A Modern Approach - Jasper Harrison
Recent Advances in Compact Antennas - Frank Masi
Encyclopedia of Electronic Components Volume 2 - Charles Platt

RRP $57.00

$30.75

46%
OFF
Learning the Art of Electronics : A Hands-On Lab Course - Thomas C. Hayes
Introductory Circuit Analysis, Global Edition : 14th Edition - Robert L. Boylestad
Practical Electronics for Inventors : Electronics - Paul Scherz

RRP $71.95

$52.75

27%
OFF
Smart Grids : Sustainable Energy Systems - K.  Karthikeyan

RRP $315.00

$271.99

14%
OFF
Signal Integrity in Digital Systems : Principles and Practice - Edward  Wheeler
Energy Storage : Systems and Components - Alfred Rufer